UN T-VI : Small signal Low frequency Transistor Amplificon models:

two-port devices and Network parameters: 15-481

A transiston can be theated as a two-post network. The terminal behaviour of any two post network can be specified by the terminal voltages v, and v2 at ports 1 and 2, nespectively and currents i, and i2, entering posts 1 and 2, nespectively as shown in fig (a). of these four variable v, v2, i, and i2, two can be selected as independent variables and the remaining two can be expressed in terms of these independent variables. This leads to various two-post parameters out of which the following three are more important.

- 11) z-parameters or Impedance parameters.
- (ii) Y- parameter or Admittance parameters.
- (1911) H parameters or Hybrid parameters.





\* Hybrid parameters or 1- parameters:

If the input coverent i, and the output voltage v2 are taken as independent variables, the input voltage v, and output coverent i2 can be written as

V1 = h11 9, + h12 1/2

12 = hall + haz V2

The four hybrid parameters his, his, his and his are defined as follows :-

 $h_{11} = \left[ \frac{V_1}{f_1} \right]$  with  $V_2 = 0$ .

= Input impedance with output pont short circuited.

 $h_{22} = \left[\begin{array}{c} \frac{h_2}{V_2} \\ \end{array}\right]$  with  $h_j = 0$ 

= output admittance with input port open circuited.

 $h_{12} = \left[ \frac{V_1}{V_2} \right]$  with  $f_1 = 0$ 

= neverse voltage transfer natio with imput port open circuited.

 $h_{21} = \left[\frac{\rho_2}{\rho_1}\right]$  with  $v_2=0$ .

= forward coverent gain with autpent point short circuited.



the dimensions of h-parameters one as follows:

h11-52

haz -mhos

hiz, hzi - dimensionless.

As the dimensions are not alike, i.e., they are hybrid in nature, these parameters are called as hybrid parameters.

An atternative subcript notation recommended by IEEE 18 commonly used:

1= 11= input; 0= 22 = output

f=21 = forward transfer,

r= 12 = neverse transfer.

hie = hile = short circuit input impedance.

hoe = haze = open circuit output admittance.

hre = hize = open circuit neverse voltage transfer

hfe = hat = short circuit forward current gam.

the hybrid model for Two-port network :-

V1 = hil + hr V2

92 = hp 91 + ho 1/2





fig (a). Hybrid model for a Two port network.

Hybrid model for the transistor in three different.

\* CE configurations-Vb = hie b + hne Vc

ic = hfe. 16+ hoe. Vc





### CB configuration:

Ve = hib. ie + hib. Vc ie = hfb. ie + hob. Vc





### CC configuration :-

Vb = hic. 16+hrc. Ve le = hfc. 16+hoc. Ve.





## Advantages of H- parameters :-

> H- parameters are near numbers upto madro frequencies.

They are easy to measure

they are convient to use in circuit analysis and design.



- -> Easily conventable one configuration to another.
- -> They can determine from the transistor Static characteristic curves.
- \* Analysis of transistor amplifier circuit using H-parameters (Exact analysis):

A transistor amplifier can be constructed by connecting an external load and signal source and biasing the transistor property as shown in below fig.







# 2. Input impedence (2i):

It is defined as the ratio of input voltage (Us) to the input coverent (Ib)

From gain s-
$$Ap = \frac{P_2}{P_1} = \frac{-V_2 I_2}{V_1 I_1}$$

$$= AV R_I \left[ -: AV = \frac{A_I R_I}{2i} \right]$$

$$= \frac{(A_I)^V R_I}{2i}$$

$$= \frac{(A_I)^V R_I}{2i}$$

Analysis of CE Amplifier using Exact H-model 5-

Vb = hie ib + hre va Ic = hfe ib + hoe va



1. current gain (AI):- It is defined as the ratio of output current (I) to the input current (Ib).

$$AT = \frac{TL}{I_b} = -\frac{Tc}{I_b}.$$

from the above circuit.

! Covert gain (AI) :-

It is defined as the natio of output coverent to input coverent

$$A_{T} = \frac{T_{L}}{T_{l}}$$

$$A_{T} = -\frac{T_{2}}{T_{l}} - 0 \quad [ T_{L} = -\frac{T_{2}}{T_{l}} ]$$

From the above ext.

$$A_{T} = \frac{-1}{1} = \frac{-hF}{1 + hoRi}$$

$$A_{I} = \frac{-T_{0}}{T_{1}} = \frac{-hf}{1+hoRL}$$

$$A_{I} = \frac{-hf}{1+hoRL}$$

3. Input impedence (ZI):-

It is defined as the ratio of input voltage (VI) to the Input coverent (I).

$$Z_i^{\mu} = \frac{V_i}{T_i}$$

$$\Xi_i = hi + hr \frac{V_2}{\Sigma_i}$$

$$V_{\alpha} = A_{\mathbf{T}} \cdot \mathbf{T}_{1} \cdot R_{L}$$
 
$$\begin{bmatrix} \cdot \cdot \cdot A_{\mathbf{T}} = -\frac{\mathbf{T}_{2}}{\mathbf{T}_{1}} \end{bmatrix}$$

Note: - Input impedence is a function of load impedance

3. voltage gain: -It is defined as the natio of output voltage (1/2).

to imput voltage (M).

$$AV = \underbrace{AII_1RL}_{V_1} = \underbrace{AIR_L}_{23} = \underbrace{\frac{V_1}{I_1}}$$

$$\left[-\frac{2}{2} = \frac{V_1}{T_1}\right]$$

4 output admittance (40):-

It is defined as the out natio of output coverent.

(In) to output voltage V2.

$$\frac{V_0}{V_0} = \frac{I_2}{V_2}$$

with Vs=0, & RL= 00

Iz = hf I + ho 1/2.

dividing above eq with 12. we get

$$\frac{I_2}{V_2} = h_f \underline{I}_1 + h_0 = 0$$

with Us=0, By apply KUL to 1/p circuit

$$I_1(RS+h_I)=-h_IV_2.$$

$$\frac{I_L}{V_0} = \frac{-h_T}{k_{S+h_I}} - 2$$

Sub @ in eg 0.

$$y_0 = hf\left(-\frac{hr}{Rs+hI}\right) + ho.$$

Note: output admittance is a function of source nesistance.

5. Voltage amplification (Aus) taking into account the resistance Re of the source:

$$A_{VS} = \frac{V_2}{V_S}.$$

$$= \frac{V_2}{V_I} \cdot \frac{V_I}{V_S}.$$

$$= A_V \cdot \frac{2i}{2i + R_S}.$$



$$AVS = \underbrace{ATRL}_{2i} * \underbrace{\frac{2i}{2i+RS}}$$

(from the thevisions)
equivalent theorem
$$V_1 = \frac{\sqrt{3} \cdot 2i}{2i + Rs}$$

Mote ?- If Rs=0 then Avs=Av

6 current amplification factor ?-

ATS = 
$$\frac{T_2}{T_S}$$
  
=  $-\frac{T_2}{T_1}$   $\frac{T_1}{T_S}$ .  
= AT  $\frac{T_1}{T_S}$ .  
from the figure  $T_1 = \frac{T_S}{RS} + \frac{R_S}{RS}$ .  
 $\frac{T_1}{T_S} = \frac{R_S}{RS + \frac{2i}{RS}}$ .



$$A_{IS} = A_{I} \frac{RS}{RS + 2i}$$

\$. ..



3. Voltage gain (Au):- It is defined as the natio of Output voltage (Uc) to the input voltage (Vs).

autput admittance: It is defined as the ratio of.
Output coverent (PL) to the Input voltage (Vc).

diving the above equation with Vc.

$$\frac{I_b}{Vc} = -\frac{hre}{RS + hie}$$

Conversation formulas for the parameters of three transister parameters e-

In from CE to CB:-

\* X2. from CB to CB ?> in.

- \* hic = hie
- \* hnc = 1-hne
- \* hfc = (1+hfe)
- \* hoc = hoe
- 3: from co to cc?
- \* hic = hib
  1+hfb
- \* hnc = hibhob hnb
- \* hfc = -hfb1+ hfb
- \* hoc = hob 1+ hfb

Analysis of transistor amplifier using approximate



Parallel with Rr. The typical Values of H-parameters.

1. hoe can be neglected by comparing with the load resistance RL 1.e hoe << 1

have Vc = hre hfe IbRL (-: Vc = Ic.RL)have hfe  $\approx 0.01$ 

.: hare vc are also neglected.



Analysis of ce Amplifier using approximate 4-models-



$$A_{T} = \frac{T_{L}}{T_{B}} (T_{L} = -T_{C})$$

$$A_{T} = -\frac{T_{C}}{T_{B}}$$

$$AI = -\frac{hfeIB}{IB}$$

$$AI = -hfe$$

$$\overline{z}_i = \frac{V_b}{T_B}$$
from the figure  $V_b$ =hie  $T_b$ 

$$= \frac{T_L}{Vc} \mid Vs = 0.$$

$$AV = \frac{Vc}{Vb}$$

· 17

Analysis of CB Amplifier using approximate H-model:



of CB using simplified model or approximate model base is grounded.

$$= \frac{IL}{IE} (ILz-Ic)$$

$$= -\frac{IC}{Ie} - 0$$

from fig = Ic = hfe Ib - 2)

Apply KCI at mode A.

$$Av = -hf_b$$

## 4. Voltage gains-

#### 3. output impedance &-

Analysis of cc complifies using stronplified H-malel e-



the figure shows equilant circuit of CC Amplifier Using simplified himodel with collector is grounded.

vennient dazu é-

Apply KCL telt mode A.

Ib (1+hfe)+Ie=0

2. Input impedance :-

Apply KVL.

3. voltage gain: 6-

Au = olp voltage.

= - VE

Vb= Ib (hie+ (ithfe) RL

VE= ILRL

= IB (1+hfe) RL &: IL= -IB = (1+hfe) IB),

AU = JB( 1+hfe)RL

FB( hle+C1+hfe)RL)

AV= (1+hfe) RL

hie+ (Ithfe) RL.

AV = (1+hfe)RL

21

AV = AT RL

output impedance ?-

Zo = olp vollage olp current

To Ve

Vs=0 i.e Ic=0, IB=0, IE=0.

then

20 = ∞

# camporisons of mansistor amplifier configuration.

| s. NO | characteristics         | CB                                          | ce                                   | ce                                                   |
|-------|-------------------------|---------------------------------------------|--------------------------------------|------------------------------------------------------|
| 1.    | ilp Resistance          | verylaw<br>(20sh)                           | low.                                 | high<br>(500ks).                                     |
| ₹.    | olp resistance.         | very high                                   | high                                 | 1000                                                 |
| 3.    | ilp convent             | (IMD)                                       | (40 kD)<br>43                        | (50N)<br>T <sub>B</sub> .                            |
| 4.    | olp current             | Iç                                          | Ļc                                   | я <sub>Є</sub>                                       |
| 5,    | ilp voltage applied the | Ernitter<br>and base                        | Base & C<br>Bollector                | Base &<br>Collector.                                 |
| 6.    | olp voltage taken blw   | C&13                                        | C& E                                 | E&C                                                  |
| 7.    | emplification factor    | L= IC<br>Ic                                 | β= IC<br>IB                          | n e <u>Te</u>                                        |
| g.    | cwotent goin            | less-than                                   | high.<br>(20-few-10ds                | high<br>(20-few looks)                               |
| ۹.    | vollage gain            | medium                                      | medium                               | low(z1)                                              |
| 10.   | application             | As Plp Stage<br>of multistage<br>amplifiers | for Audio<br>stgrai<br>amplification | for Propedance<br>pratching,<br>buffer<br>amplifier. |

Small signal model of FET:-

The drain coverent of FET to a function of drain to source voltage (Ups) and gate to source voltage (UGS)

i.e ID = f( VDS, VG18) - 0

If both drain & gate voltages are valled. The change in drain awarent are give approximately by fisht two turns for the tailors series expressions of cq (1).

$$\Delta \mathcal{T}_{D} = \left(\frac{\partial \mathcal{T}_{D}}{\partial V_{GS}}\right)_{VDS} \Delta V_{GS} + \left(\frac{\partial \mathcal{T}_{D}}{\partial V_{DS}}\right)_{VGS} V_{GS} = 2$$

In small signal notation as for BJT AF-id, avas = vgs and Avos = Vds, to eq@ can be written as.

from eq 3 id=0. It can be verified that undaym are related by u= rd.gm.



fig (a). coverent source model.



fig (b). voltage source model.

FET amplifiers 8-

- -> FET amplifiers provide an excellent voltage gain with the added feature of high input impedance.
- -> They have low power consumption with a good frequency range and minimum size and weight.
- -> The noise output level is low.
- > FET amplifiers are classified into theree types. They are :-
  - 1. common source amplifiers.
  - 2. Common drain amplifier
  - 3. Common gate amplifier.

#### 1. common source amplifiers-

In a simple common source amplified is shown in fig (a) and the associated small signal equivalent circuit using the voltage source model of FET 1s shown in fig (b).



fig ca). common source amplifier.



fig Cb). Small signal equivalent ckt of Cs Amplifier.

Noltage gain: - from the storall signal equivalent ckt

of Cs Amplifier.

The output voltage Vo = -UVgs RD
Yd + RD

where Vgs=Vi, the input voltage. Hence voltage galor  $Av=\frac{olp\ voltage}{Ilp\ voltage}$ .

2. Imput impedance 6- from the fig Cb). Porput impodence
Zi=RG

Note: - for voltage deviden bias as in CE Amplifier
of BIT RG = RVHR2

3. Output impedance s-

output impedance is the measured at the output terminals with imput voltage Vi=0-from figCb) Vi=0, VGs=0 and hence UVgs=0.

Zo = Yall RD.

Mormally Ro>> vd. then neglected vd.



hig (c). calculation of olp Impedance.





figio). somall signal equivalent CK of CD Amplifier.

A simple common drain amplifier as shown in fig. (a), and the associated small signal equivalent circuit using the voltage source made of FET shown in fig. (b).

than VG18. The voltage source in the olp circuitis expressed interms of VGD.

The olp voltage Vo = 4 Vgd Rs Td + Rs Voide Vi. i.e somet voltage. Hence the voltage gain Au = Olp voltage = Vo ilp voltage Av = Le Vgd Re 8d + Rs. Au = LL RS (rd+RB(Uti) From fig Ch). Input impedance [21= RG] from fig (b), output impedance measured at olp terminals with ilp voltage Vi=0. 1.e Vi=0, VGD=0; Leti Vgd=0. So Zo= Md // Rs where 11>>1 Zo = \frac{\frac{1}{4}}{4} || Rs = \frac{1}{9m} || Rs \frac{\frac{1}{4}}{4+1} \frac{\frac{1}{4}}{4} \frac{1}{20} Zo = 1/900 11 Rs. fig (c). Calculation

J

of olp impedance.

1) For as amplifien as shown in fig (a) operating points by 165 a = -251 1/p= -61 & IDG = 2.5 mA with IDSS = 8 mA calculate gm, vd, Au, 21, 20.

$$gm = 2.6 \times 10^{3} \left(1 - \frac{-3.5}{-6}\right)$$

$$^{\circ}d = \frac{\sqrt{gs}}{1d} = \frac{-3.5}{3.5mA} = -10^{+3}$$

Sol: -

$$Av = \frac{-44 RD}{91d + RD}$$

$$= \frac{1.5 (a.2) \times 10^{3}}{-1000 + 2.2 \times 10^{3}}$$

(3) The amplifien utilises n-channel FET using source self bias circuit for which Vp = -2V, Ipss = 1.65mAIt is desired to bias at Ip = 0.8mA, Av = 20dBwing Vpp = 4V, assumed Ta >> Rp find (i) Vcrs,

(11) gm, liii) Rs (iv) Rp.

Sol:- Given data.

ID = 0.8ma, Av = 20dB, VDD=4V.

$$W \cdot K \cdot T$$
 gm = gmo (  $1 - \frac{Vors}{Vp}$ )

 $T_D = T_DSS \left( 1 - \frac{Vors}{Vp} \right)^{\gamma}$ 
 $\frac{0.8 \times 10^{-3}}{1.65 \times 10^{-3}} = \left( 1 + \frac{Vors}{Z} \right)^{\gamma}$ 

$$g_{mo} = \left| -\frac{2T_D SS}{VP} \right| = \left| -\frac{2(1.65 \times 10^3)}{-2} \right| = 1.65 \times 10^3$$

W.K.T 
$$\Delta V = 20 \log \left( \frac{V_0}{V_1} \right)$$
 $20 = 20 \log \left( \frac{V_0}{V_{0RS}} \right)$ 
 $\frac{20}{20} = \log \left( \frac{V_0}{-0.614} \right)$ 
 $\frac{V_0}{-0.614} = e^{\frac{1}{2}}$ 
 $R_0 = \frac{V_0}{T_0} = -\frac{1.668}{0.8 \times 10^3}$ 
 $R_0 = -\frac{1.668}{T_0} = -\frac{1.668}{0.8 \times 10^3}$ 
 $R_0 = -\frac{1.668$ 

$$r_{d} = \frac{1}{408}$$

$$= \frac{1}{20\times10^{-6}}$$

$$= 50,000$$

$$Av = -1.RD$$

$$= -15 (5.1 \times 1000)$$

$$= 50000 + (5.1 \times 1000)$$

$$= 6.941$$

| ٩ø |    |   |
|----|----|---|
| ~  | A  | Đ |
|    | ٠, | , |

| SIND      | CS Amplifien                                      | CD Amplifier                                                           | CG Amplifier.                             |
|-----------|---------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------|
| 1,        | Source terminal  11s common to ilp  and olp parts |                                                                        | Gate is common to input and output parts. |
| <b>2.</b> | phase invension exists between ilpand olp         | No phase binversion exists between supput and output.                  | exists between ilp                        |
| 3.        | The vollage gain  Av= -URD  TH+RD                 | AV= URS Yd+Rs(U+1)                                                     | Av= 8mrd RL<br>rd+RL                      |
| 4,        | output, imput impedance at low frequency.         | 20 = 1 11 Rs                                                           | Zo = MARL YOTRL                           |
| 5,        | Zo = RD<br>Zr = RG                                | zi = RG                                                                | $Zi = \frac{1}{gm}$                       |
|           | voltage gain 180-Ne                               | voltage gain is                                                        | voltage gatn is the                       |
| 7.        | The cs amplifier is popular as voltage amplifier  | The CD 18 also called as source follower. It 18 pax as a coverent sour |                                           |
| 8.        | Distortion exists for relatively large input.     | orstortion is less<br>due to the prese<br>of bypass capaci             | nce for large inputs.                     |

# Comparison between JFET and MOSFET. 8-

|                           | 1                                                             |                                                                                            |
|---------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Darameter                 | JFFT                                                          | MOSFET.                                                                                    |
| Mode of operation         | It can be operated in only depletion mode                     | It can be operated in depletion and enhancement modes.                                     |
| Sate blasing s-           | Gate is forward<br>biased                                     | Grate is biased in forwar                                                                  |
| input impedance           |                                                               | Zi is high and also                                                                        |
| Dolain resistance         | than that of MOSFET                                           | rd 18 less than that                                                                       |
| Ease of marufacturing     | manufacturing of<br>IFET 18 less easy<br>Comparable to Mosfet | It is to easy to                                                                           |
| effect of electric field: | the transverse<br>electric field across                       | The transverse electric field across the insulation layer on the semicondi                 |
| Leakage gate<br>cuvient   | ome amice ganction                                            | -tor material controls-to. Conductivity of the Channel.  It is of the order of Pro ampere. |

| Parametey                                    | JEFT                | MOSFAT.                                                                |
|----------------------------------------------|---------------------|------------------------------------------------------------------------|
| base of<br>handling the                      | orgged              | mosfers are susceptible to overload voltage and meeds special handling |
| device                                       | It is small in Jeet | It is zero in Mosfet.                                                  |
| offset voltage<br>suitability in Internalogy | a m / macrat        |                                                                        |
| power dissipation                            |                     | megligible                                                             |
| type of Chan                                 | l l                 | Both P& N channel<br>Mosfets exist.                                    |
| g-m                                          | ool to lomaly       | VIAM OF OT 1.0                                                         |
|                                              | 0.1 to 1 MSZ        | 1 to 50K-12.                                                           |
|                                              |                     | I .                                                                    |